[302] | 1 | /*
|
---|
| 2 | * TOPPERS/ASP Kernel
|
---|
| 3 | * Toyohashi Open Platform for Embedded Real-Time Systems/
|
---|
| 4 | * Advanced Standard Profile Kernel
|
---|
| 5 | *
|
---|
| 6 | * Copyright (C) 2000-2003 by Embedded and Real-Time Systems Laboratory
|
---|
| 7 | * Toyohashi Univ. of Technology, JAPAN
|
---|
| 8 | * Copyright (C) 2005-2014 by Embedded and Real-Time Systems Laboratory
|
---|
| 9 | * Graduate School of Information Science, Nagoya Univ., JAPAN
|
---|
| 10 | *
|
---|
| 11 | * ä¸è¨èä½æ¨©è
|
---|
| 12 | ã¯ï¼ä»¥ä¸ã®(1)ã(4)ã®æ¡ä»¶ãæºããå ´åã«éãï¼æ¬ã½ããã¦ã§
|
---|
| 13 | * ã¢ï¼æ¬ã½ããã¦ã§ã¢ãæ¹å¤ãããã®ãå«ãï¼ä»¥ä¸åãï¼ã使ç¨ã»è¤è£½ã»æ¹
|
---|
| 14 | * å¤ã»åé
|
---|
| 15 | å¸ï¼ä»¥ä¸ï¼å©ç¨ã¨å¼ã¶ï¼ãããã¨ãç¡åã§è¨±è«¾ããï¼
|
---|
| 16 | * (1) æ¬ã½ããã¦ã§ã¢ãã½ã¼ã¹ã³ã¼ãã®å½¢ã§å©ç¨ããå ´åã«ã¯ï¼ä¸è¨ã®èä½
|
---|
| 17 | * 権表示ï¼ãã®å©ç¨æ¡ä»¶ããã³ä¸è¨ã®ç¡ä¿è¨¼è¦å®ãï¼ãã®ã¾ã¾ã®å½¢ã§ã½ã¼
|
---|
| 18 | * ã¹ã³ã¼ãä¸ã«å«ã¾ãã¦ãããã¨ï¼
|
---|
| 19 | * (2) æ¬ã½ããã¦ã§ã¢ãï¼ã©ã¤ãã©ãªå½¢å¼ãªã©ï¼ä»ã®ã½ããã¦ã§ã¢éçºã«ä½¿
|
---|
| 20 | * ç¨ã§ããå½¢ã§åé
|
---|
| 21 | å¸ããå ´åã«ã¯ï¼åé
|
---|
| 22 | å¸ã«ä¼´ãããã¥ã¡ã³ãï¼å©ç¨
|
---|
| 23 | * è
|
---|
| 24 | ããã¥ã¢ã«ãªã©ï¼ã«ï¼ä¸è¨ã®èä½æ¨©è¡¨ç¤ºï¼ãã®å©ç¨æ¡ä»¶ããã³ä¸è¨
|
---|
| 25 | * ã®ç¡ä¿è¨¼è¦å®ãæ²è¼ãããã¨ï¼
|
---|
| 26 | * (3) æ¬ã½ããã¦ã§ã¢ãï¼æ©å¨ã«çµã¿è¾¼ããªã©ï¼ä»ã®ã½ããã¦ã§ã¢éçºã«ä½¿
|
---|
| 27 | * ç¨ã§ããªãå½¢ã§åé
|
---|
| 28 | å¸ããå ´åã«ã¯ï¼æ¬¡ã®ããããã®æ¡ä»¶ãæºããã
|
---|
| 29 | * ã¨ï¼
|
---|
| 30 | * (a) åé
|
---|
| 31 | å¸ã«ä¼´ãããã¥ã¡ã³ãï¼å©ç¨è
|
---|
| 32 | ããã¥ã¢ã«ãªã©ï¼ã«ï¼ä¸è¨ã®è
|
---|
| 33 | * ä½æ¨©è¡¨ç¤ºï¼ãã®å©ç¨æ¡ä»¶ããã³ä¸è¨ã®ç¡ä¿è¨¼è¦å®ãæ²è¼ãããã¨ï¼
|
---|
| 34 | * (b) åé
|
---|
| 35 | å¸ã®å½¢æ
|
---|
| 36 | ãï¼å¥ã«å®ããæ¹æ³ã«ãã£ã¦ï¼TOPPERSããã¸ã§ã¯ãã«
|
---|
| 37 | * å ±åãããã¨ï¼
|
---|
| 38 | * (4) æ¬ã½ããã¦ã§ã¢ã®å©ç¨ã«ããç´æ¥çã¾ãã¯éæ¥çã«çãããããªãæ
|
---|
| 39 | * 害ãããï¼ä¸è¨èä½æ¨©è
|
---|
| 40 | ããã³TOPPERSããã¸ã§ã¯ããå
|
---|
| 41 | 責ãããã¨ï¼
|
---|
| 42 | * ã¾ãï¼æ¬ã½ããã¦ã§ã¢ã®ã¦ã¼ã¶ã¾ãã¯ã¨ã³ãã¦ã¼ã¶ããã®ãããªãç
|
---|
| 43 | * ç±ã«åºã¥ãè«æ±ãããï¼ä¸è¨èä½æ¨©è
|
---|
| 44 | ããã³TOPPERSããã¸ã§ã¯ãã
|
---|
| 45 | * å
|
---|
| 46 | 責ãããã¨ï¼
|
---|
| 47 | *
|
---|
| 48 | * æ¬ã½ããã¦ã§ã¢ã¯ï¼ç¡ä¿è¨¼ã§æä¾ããã¦ãããã®ã§ããï¼ä¸è¨èä½æ¨©è
|
---|
| 49 | ã
|
---|
| 50 | * ãã³TOPPERSããã¸ã§ã¯ãã¯ï¼æ¬ã½ããã¦ã§ã¢ã«é¢ãã¦ï¼ç¹å®ã®ä½¿ç¨ç®ç
|
---|
| 51 | * ã«å¯¾ããé©åæ§ãå«ãã¦ï¼ãããªãä¿è¨¼ãè¡ããªãï¼ã¾ãï¼æ¬ã½ããã¦ã§
|
---|
| 52 | * ã¢ã®å©ç¨ã«ããç´æ¥çã¾ãã¯éæ¥çã«çãããããªãæ害ã«é¢ãã¦ãï¼ã
|
---|
| 53 | * ã®è²¬ä»»ãè² ããªãï¼
|
---|
| 54 | *
|
---|
| 55 | * @(#) $Id: arm_m.h 301 2015-01-07 04:57:01Z ertl-ishikawa $
|
---|
| 56 | */
|
---|
| 57 |
|
---|
| 58 | /*
|
---|
| 59 | * ARMVx-Mã®ãã¼ãã¦ã§ã¢è³æºã®å®ç¾©
|
---|
| 60 | */
|
---|
| 61 |
|
---|
| 62 | #ifndef ARM_M_H
|
---|
| 63 | #define ARM_M_H
|
---|
| 64 |
|
---|
| 65 | /*
|
---|
| 66 | * EPSRã®Tããã
|
---|
| 67 | */
|
---|
| 68 | #define EPSR_T 0x01000000
|
---|
| 69 |
|
---|
| 70 | /*
|
---|
| 71 | * IPSRã® ISR NUMBER
|
---|
| 72 | */
|
---|
| 73 | #define IPSR_ISR_NUMBER 0x1ff
|
---|
| 74 |
|
---|
| 75 | /*
|
---|
| 76 | * ä¾å¤ã»å²è¾¼ã¿çºçæã«ã¹ã¿ãã¯ä¸ã«ç©ã¾ããä¿åé åã®ãµã¤ãº
|
---|
| 77 | * æ¬ã«ã¼ãã«ã§ã¯ä¾å¤ãã¬ã¼ã ã¨å¼ã¶
|
---|
| 78 | */
|
---|
| 79 | #ifdef TOPPERS_SUPPORT_FPV4
|
---|
| 80 | #define EXC_FRAME_SIZE (26*4)
|
---|
| 81 | #else /* TOPPERS_SUPPORT_FPV4 */
|
---|
| 82 | #define EXC_FRAME_SIZE (8*4)
|
---|
| 83 | #endif /* TOPPERS_SUPPORT_FPV4 */
|
---|
| 84 |
|
---|
| 85 | /*
|
---|
| 86 | * ä¾å¤ã»å²è¾¼ã¿çºçæã«LRã«è¨å®ãããEXC_RETURNã®å¤
|
---|
| 87 | */
|
---|
| 88 | #define EXC_RETURN_HANDLER 0x0
|
---|
| 89 | #define EXC_RETURN_THREAD 0x8
|
---|
| 90 | #define EXC_RETURN_MSP 0x0
|
---|
| 91 | #define EXC_RETURN_PSP 0x4
|
---|
| 92 |
|
---|
| 93 | /*
|
---|
| 94 | * CONTROLã¬ã¸ã¹ã¿
|
---|
| 95 | */
|
---|
| 96 | #define CONTROL_PSP 0x02
|
---|
| 97 | #define CONTROL_MSP 0x00
|
---|
| 98 |
|
---|
| 99 | /*
|
---|
| 100 | * ä¾å¤çªå·
|
---|
| 101 | */
|
---|
| 102 | #define EXCNO_NMI 2
|
---|
| 103 | #define EXCNO_HARD 3
|
---|
| 104 | #define EXCNO_MPU 4
|
---|
| 105 | #define EXCNO_BUS 5
|
---|
| 106 | #define EXCNO_USAGE 6
|
---|
| 107 | #define EXCNO_SVCALL 11
|
---|
| 108 | #define EXCNO_DEBUG 12
|
---|
| 109 | #define EXCNO_PENDSV 14
|
---|
| 110 |
|
---|
| 111 | /*
|
---|
| 112 | * ä¾å¤çªå·ã®æå°å¤ã¨æ大å¤
|
---|
| 113 | */
|
---|
| 114 | #define TMIN_EXCNO 2
|
---|
| 115 | #define TMAX_EXCNO 14
|
---|
| 116 |
|
---|
| 117 | /*
|
---|
| 118 | * å²è¾¼ã¿çªå·
|
---|
| 119 | */
|
---|
| 120 | #define IRQNO_SYSTICK 15
|
---|
| 121 |
|
---|
| 122 | /*
|
---|
| 123 | * å²è¾¼ã¿çªå·ã®æå°å¤
|
---|
| 124 | */
|
---|
| 125 | #define TMIN_INTNO 15
|
---|
| 126 |
|
---|
| 127 | /*
|
---|
| 128 | * ä¾å¤ãã¬ã¼ã ã®ãªãã»ãã
|
---|
| 129 | */
|
---|
| 130 | #define P_EXCINF_OFFSET_EXC_RETURN 0x00
|
---|
| 131 | #define P_EXCINF_OFFSET_BASEPRI 0x01
|
---|
| 132 | #define P_EXCINF_OFFSET_XPSR 0x09
|
---|
| 133 | #define P_EXCINF_OFFSET_PC 0x08
|
---|
| 134 |
|
---|
| 135 | /*
|
---|
| 136 | * NVICé¢é£
|
---|
| 137 | */
|
---|
| 138 |
|
---|
| 139 | /*
|
---|
| 140 | * ã³ã³ããã¼ã«ã¬ã¸ã¹ã¿
|
---|
| 141 | */
|
---|
| 142 | #define NVIC_INT_CTRL 0xe000ed04
|
---|
| 143 |
|
---|
| 144 | #define NVIC_PENDSVSET 0x10000000
|
---|
| 145 |
|
---|
| 146 | /*
|
---|
| 147 | * ã·ã¹ãã ãã³ãã©ã¼ã³ã³ããã¼ã«ã¬ã¸ã¹ã¿
|
---|
| 148 | */
|
---|
| 149 | #define NVIC_SYS_HND_CTRL 0xE000ED24
|
---|
| 150 |
|
---|
| 151 | /*
|
---|
| 152 | * åä¾å¤ã®è¨±å¯ããã
|
---|
| 153 | */
|
---|
| 154 | #define NVIC_SYS_HND_CTRL_USAGE 0x00040000
|
---|
| 155 | #define NVIC_SYS_HND_CTRL_BUS 0x00020000
|
---|
| 156 | #define NVIC_SYS_HND_CTRL_MEM 0x00010000
|
---|
| 157 |
|
---|
| 158 | /*
|
---|
| 159 | * åªå
|
---|
| 160 | 度è¨å®ã¬ã¸ã¹ã¿
|
---|
| 161 | */
|
---|
| 162 | #define NVIC_SYS_PRI1 0xE000ED18 // Sys. Handlers 4 to 7 Priority
|
---|
| 163 | #define NVIC_SYS_PRI2 0xE000ED1C // Sys. Handlers 8 to 11 Priority
|
---|
| 164 | #define NVIC_SYS_PRI3 0xE000ED20 // Sys. Handlers 12 to 15 Priority
|
---|
| 165 | #define NVIC_PRI0 0xE000E400 // IRQ 0 to 3 Priority Register
|
---|
| 166 |
|
---|
| 167 | /*
|
---|
| 168 | * å²è¾¼ã¿è¨±å¯ã¬ã¸ã¹ã¿
|
---|
| 169 | */
|
---|
| 170 | #define NVIC_SETENA0 0xE000E100 // IRQ 0 to 31 Set Enable Register
|
---|
| 171 |
|
---|
| 172 | /*
|
---|
| 173 | * å²è¾¼ã¿ç¦æ¢ã¬ã¸ã¹ã¿
|
---|
| 174 | */
|
---|
| 175 | #define NVIC_CLRENA0 0xE000E180 // IRQ 0 to 31 Set Disable Register
|
---|
| 176 |
|
---|
| 177 | /*
|
---|
| 178 | * å²è¾¼ã¿ã»ãããã³ãã£ã³ã°ã¬ã¸ã¹ã¿
|
---|
| 179 | */
|
---|
| 180 | #define NVIC_ISER0 0xE000E200 // IRQ 0 to 31 Set-Pending Register
|
---|
| 181 |
|
---|
| 182 | /*
|
---|
| 183 | * å²è¾¼ã¿ã¯ãªã¢ãã³ãã£ã³ã°ã¬ã¸ã¹ã¿
|
---|
| 184 | */
|
---|
| 185 | #define NVIC_ICER0 0xE000E280 // IRQ 0 to 31 Clear-Pending Register
|
---|
| 186 |
|
---|
| 187 | /*
|
---|
| 188 | * ãã¯ã¿ãã¼ãã«ãªãã»ããã¬ã¸ã¹ã¿
|
---|
| 189 | */
|
---|
| 190 | #define NVIC_VECTTBL 0xE000ED08
|
---|
| 191 |
|
---|
| 192 |
|
---|
| 193 | /*
|
---|
| 194 | * SYSTICé¢é£ã¬ã¸ã¹ã¿
|
---|
| 195 | */
|
---|
| 196 | #define SYSTIC_CONTROL_STATUS 0xE000E010
|
---|
| 197 | #define SYSTIC_RELOAD_VALUE 0xE000E014
|
---|
| 198 | #define SYSTIC_CURRENT_VALUE 0xE000E018
|
---|
| 199 | #define SYSTIC_CALIBRATION 0xE000E01C
|
---|
| 200 |
|
---|
| 201 | #define SYSTIC_ENABLE 0x01
|
---|
| 202 | #define SYSTIC_TICINT 0x02
|
---|
| 203 | #define SYSTIC_CLKSOURCE 0x04
|
---|
| 204 | #define SYSTIC_COUNTFLAG 0x10000
|
---|
| 205 |
|
---|
| 206 | #define SYSTIC_SKEW 0x40000000
|
---|
| 207 | #define SYSTIC_NOREF 0x80000000
|
---|
| 208 | #define SYSTIC_TENMS 0x00ffffff
|
---|
| 209 |
|
---|
| 210 | /*
|
---|
| 211 | * Configuration Control Register
|
---|
| 212 | */
|
---|
| 213 | #define CCR_BASE 0xE000ED14
|
---|
| 214 | #define CCR_STKALIGN 0x00000200
|
---|
| 215 | #define CPACR_BASE 0xE000ED88U /*!< System Control Space Base Address */
|
---|
| 216 |
|
---|
| 217 | #endif /* ARM_M_H */
|
---|