1 | /*
|
---|
2 | * TOPPERS/JSP Kernel
|
---|
3 | * Toyohashi Open Platform for Embedded Real-Time Systems/
|
---|
4 | * Just Standard Profile Kernel
|
---|
5 | *
|
---|
6 | * Copyright (C) 2000-2003 by Embedded and Real-Time Systems Laboratory
|
---|
7 | * Toyohashi Univ. of Technology, JAPAN
|
---|
8 | *
|
---|
9 | * ä¸è¨è使¨©è
|
---|
10 | ã¯ï¼ä»¥ä¸ã® (1)ã(4) ã®æ¡ä»¶ãï¼Free Software Foundation
|
---|
11 | * ã«ãã£ã¦å
|
---|
12 | ¬è¡¨ããã¦ãã GNU General Public License ã® Version 2 ã«è¨
|
---|
13 | * è¿°ããã¦ããæ¡ä»¶ãæºããå ´åã«éãï¼æ¬ã½ããã¦ã§ã¢ï¼æ¬ã½ããã¦ã§ã¢
|
---|
14 | * ãæ¹å¤ãããã®ãå«ãï¼ä»¥ä¸åãï¼ã使ç¨ã»è¤è£½ã»æ¹å¤ã»åé
|
---|
15 | å¸ï¼ä»¥ä¸ï¼
|
---|
16 | * å©ç¨ã¨å¼ã¶ï¼ãããã¨ãç¡åã§è¨±è«¾ããï¼
|
---|
17 | * (1) æ¬ã½ããã¦ã§ã¢ãã½ã¼ã¹ã³ã¼ãã®å½¢ã§å©ç¨ããå ´åã«ã¯ï¼ä¸è¨ã®èä½
|
---|
18 | * 権表示ï¼ãã®å©ç¨æ¡ä»¶ããã³ä¸è¨ã®ç¡ä¿è¨¼è¦å®ãï¼ãã®ã¾ã¾ã®å½¢ã§ã½ã¼
|
---|
19 | * ã¹ã³ã¼ãä¸ã«å«ã¾ãã¦ãããã¨ï¼
|
---|
20 | * (2) æ¬ã½ããã¦ã§ã¢ãï¼ã©ã¤ãã©ãªå½¢å¼ãªã©ï¼ä»ã®ã½ããã¦ã§ã¢éçºã«ä½¿
|
---|
21 | * ç¨ã§ããå½¢ã§åé
|
---|
22 | å¸ããå ´åã«ã¯ï¼åé
|
---|
23 | å¸ã«ä¼´ãããã¥ã¡ã³ãï¼å©ç¨
|
---|
24 | * è
|
---|
25 | ããã¥ã¢ã«ãªã©ï¼ã«ï¼ä¸è¨ã®è使¨©è¡¨ç¤ºï¼ãã®å©ç¨æ¡ä»¶ããã³ä¸è¨
|
---|
26 | * ã®ç¡ä¿è¨¼è¦å®ãæ²è¼ãããã¨ï¼
|
---|
27 | * (3) æ¬ã½ããã¦ã§ã¢ãï¼æ©å¨ã«çµã¿è¾¼ããªã©ï¼ä»ã®ã½ããã¦ã§ã¢éçºã«ä½¿
|
---|
28 | * ç¨ã§ããªãå½¢ã§åé
|
---|
29 | å¸ããå ´åã«ã¯ï¼æ¬¡ã®ããããã®æ¡ä»¶ãæºããã
|
---|
30 | * ã¨ï¼
|
---|
31 | * (a) åé
|
---|
32 | å¸ã«ä¼´ãããã¥ã¡ã³ãï¼å©ç¨è
|
---|
33 | ããã¥ã¢ã«ãªã©ï¼ã«ï¼ä¸è¨ã®è
|
---|
34 | * 使¨©è¡¨ç¤ºï¼ãã®å©ç¨æ¡ä»¶ããã³ä¸è¨ã®ç¡ä¿è¨¼è¦å®ãæ²è¼ãããã¨ï¼
|
---|
35 | * (b) åé
|
---|
36 | å¸ã®å½¢æ
|
---|
37 | ãï¼å¥ã«å®ããæ¹æ³ã«ãã£ã¦ï¼TOPPERSããã¸ã§ã¯ãã«
|
---|
38 | * å ±åãããã¨ï¼
|
---|
39 | * (4) æ¬ã½ããã¦ã§ã¢ã®å©ç¨ã«ããç´æ¥çã¾ãã¯éæ¥çã«çãããããªãæ
|
---|
40 | * 害ãããï¼ä¸è¨è使¨©è
|
---|
41 | ããã³TOPPERSããã¸ã§ã¯ããå
|
---|
42 | 責ãããã¨ï¼
|
---|
43 | *
|
---|
44 | * æ¬ã½ããã¦ã§ã¢ã¯ï¼ç¡ä¿è¨¼ã§æä¾ããã¦ãããã®ã§ããï¼ä¸è¨è使¨©è
|
---|
45 | ã
|
---|
46 | * ãã³TOPPERSããã¸ã§ã¯ãã¯ï¼æ¬ã½ããã¦ã§ã¢ã«é¢ãã¦ï¼ãã®é©ç¨å¯è½æ§ã
|
---|
47 | * å«ãã¦ï¼ãããªãä¿è¨¼ãè¡ããªãï¼ã¾ãï¼æ¬ã½ããã¦ã§ã¢ã®å©ç¨ã«ããç´
|
---|
48 | * æ¥çã¾ãã¯éæ¥çã«çãããããªãæå®³ã«é¢ãã¦ãï¼ãã®è²¬ä»»ãè² ããªãï¼
|
---|
49 | *
|
---|
50 | */
|
---|
51 |
|
---|
52 | #ifndef _CQ_D70F3716GC_H_
|
---|
53 | #define _CQ_D70F3716GC_H_
|
---|
54 | /*
|
---|
55 | * ããã»ããµã«ä¾åããå®ç¾©ï¼V850ES/JG2ç¨ï¼
|
---|
56 | */
|
---|
57 |
|
---|
58 | /*
|
---|
59 | * å
|
---|
60 | èµRAM
|
---|
61 | */
|
---|
62 | #define IRAM_TOP 0x03FF9000 /* å
|
---|
63 | èµRAMã®å
|
---|
64 | é ã¢ãã¬ã¹ */
|
---|
65 | #define IRAM_SIZE 0x6000 /* å
|
---|
66 | èµRAMã®å¤§ãã 24Kbyte */
|
---|
67 | /*
|
---|
68 | * å
|
---|
69 | èµFlashROM
|
---|
70 | */
|
---|
71 | #define IROM_TOP 0x0000000 /* å
|
---|
72 | èµFlashROMã®å
|
---|
73 | é ã¢ãã¬ã¹ */
|
---|
74 | #define IROM_SIZE 0x40000 /* å
|
---|
75 | èµFlashROMã®å¤§ãã 256Kbyte */
|
---|
76 |
|
---|
77 |
|
---|
78 | /*
|
---|
79 | * V850ES/JG2ã®IOã¬ã¸ã¹ã¿å®ç¾©
|
---|
80 | */
|
---|
81 | #define PRCMD (0xFFFFF1FC) /* Command Register */
|
---|
82 | #define VSWC (0xFFFFF06E) /* System Wait Control Register */
|
---|
83 | #define OCDM (0xFFFFF9FC) /* OnChip Debug Mode Register */
|
---|
84 | #define WDTM2 (0xFFFFF6D0) /* Watchdog Debug Mode Register2 */
|
---|
85 |
|
---|
86 | /*
|
---|
87 | * ã¯ããã¯é¢é£
|
---|
88 | */
|
---|
89 | #define PCC (0xFFFFF828) /* Processor Clock Control Register */
|
---|
90 | #define PLLCTL (0xFFFFF82C) /* PLL ã³ã³ããã¼ã«ã»ã¬ã¸ã¹ã¿ */
|
---|
91 |
|
---|
92 | /*
|
---|
93 | * LEDé¢é£
|
---|
94 | */
|
---|
95 | /* ãã¼ãCT */
|
---|
96 | #define PCT (0xFFFFF00A) /* PCT Register vector */
|
---|
97 | #define PMCT (0xFFFFF02A) /* PCT Mode Register vector */
|
---|
98 | #define PMCCT (0xFFFFF04A) /* PCT Mode Control Register vector */
|
---|
99 |
|
---|
100 | #define LED_BIT (0x40) /* LED */
|
---|
101 |
|
---|
102 | /*
|
---|
103 | * 16bit Interval Timer M
|
---|
104 | */
|
---|
105 | #define TM0CTL0 (0xFFFFF690)
|
---|
106 | #define TM0CMP0 (0xFFFFF694)
|
---|
107 |
|
---|
108 | /*
|
---|
109 | * UART0é¢é£
|
---|
110 | */
|
---|
111 | /* ãã¼ã */
|
---|
112 | #define PMC3 (0xFFFFF446)
|
---|
113 | #define PFC3 (0xFFFFF466)
|
---|
114 | #define PFCE3L (0xFFFFF706)
|
---|
115 |
|
---|
116 | /* UART0 */
|
---|
117 | #define UA0CTL0 (0xFFFFFA00) /* UARTA0 å¶å¾¡ã¬ã¸ã¹ã¿0 */
|
---|
118 | #define UA0OPT0 (0xFFFFFA03) /* UARTA0 ãªãã·ã§ã³å¶å¾¡ã¬ã¸ã¹ã¿0 */
|
---|
119 | #define UA0STR (0xFFFFFA04) /* UARTA0 ç¶æ
|
---|
120 | ã¬ã¸ã¹ã¿ */
|
---|
121 | #define UA0RX (0xFFFFFA06) /* UARTA0 åä¿¡ãã¼ã¿ã¬ã¸ã¹ã¿ */
|
---|
122 | #define UA0TX (0xFFFFFA07) /* UARTA0 éä¿¡ãã¼ã¿ã¬ã¸ã¹ã¿ */
|
---|
123 |
|
---|
124 | /* ãã¼ã¬ã¼ã */
|
---|
125 | #define UA0CTL1 (0xFFFFFA01) /* UARTA0 å¶å¾¡ã¬ã¸ã¹ã¿1 */
|
---|
126 | #define UA0CTL2 (0xFFFFFA02) /* UARTA0 å¶å¾¡ã¬ã¸ã¹ã¿2 */
|
---|
127 |
|
---|
128 | /*
|
---|
129 | * IntC
|
---|
130 | */
|
---|
131 | #define TM0EQIC0 (0xFFFFF150) /* TM0EQ0 å²è¾¼ã¿å¶å¾¡ã¬ã¸ã¹ã¿ */
|
---|
132 | #define UA0RIC (0xFFFFF162) /* UART0 åä¿¡å®äºå²è¾¼ã¿å¶å¾¡ã¬ã¸ã¹ã¿ */
|
---|
133 | #define UA0TIC (0xFFFFF164) /* UART0 é信許å¯å²è¾¼ã¿å¶å¾¡ã¬ã¸ã¹ã¿ */
|
---|
134 | #define IMR2 (0xFFFFF104) /* å²è¾¼ã¿ãã¹ã¯ã¬ã¸ã¹ã¿2 */
|
---|
135 | #define IMR2H (0xFFFFF105) /* å²è¾¼ã¿ãã¹ã¯ã¬ã¸ã¹ã¿2H */
|
---|
136 | #define IMR2L (0xFFFFF104) /* å²è¾¼ã¿ãã¹ã¯ã¬ã¸ã¹ã¿2L */
|
---|
137 | #define ISPR (0xFFFFF1FA) /* ã¤ã³ãµã¼ãã¹ã»ãã©ã¤ãªãªãã£ã»ã¬ã¸ã¹ã¿ */
|
---|
138 |
|
---|
139 | #endif /* _CQ_D70F3716GC_H_ */
|
---|